#### LAB 2

We have designed 3 stage 32-bit pipe-lined data path using different building blocks. We have attached a block diagram of our 3 stage 32-bit pipe-lined data path.

Description of different blocks of the diagram are:-----

## 1. Stage 1 FlipFlop:-

Its a D type of flipflop. It has 32-bit InstrIn , 1-bit clock and 1-bit reset as inputs and 32-bit InstrOut as output. When reset is low(0) and at positive edge of clock whatever be the input it is reflected as output. When reset is high(1) the output is low(0).

Following is the timing diagram for FlipFlop:



### 2. Register File:-

It is a register file which stores data at a particular address. We can read data from register file too. It has 5-bit readselect1, readselect2,writeselect, 1-bit writeenable and 32-bit writedata as inputs. Whereas it has 32-bit readdata1 and readdata2 as outputs.

When writeenable is 1 the register file will store data whatever is there in writedata in the location of writeselect but there should be positive clock edge.

Following is the timing diagram for Register File:

|                       |          | 74.600 ns |          |          |          |       |       |          |         |   |       |       |
|-----------------------|----------|-----------|----------|----------|----------|-------|-------|----------|---------|---|-------|-------|
| Name                  | Value    | 0 ns      | 10 ns    | 20 ns    | 30 ns    | 40 ns | 50 ns | 60 ns    | 70 ns   |   | 80 ns | 90 ns |
| ▶ = read_data_1[31:0] | 0f0f0f0f |           | 00000000 |          | ffff0000 | X     |       |          | OfOfOf0 | f |       |       |
| Tead_data_2[31:0]     | 0000ffff |           | 00000000 |          |          |       |       | 0000ffff |         |   |       |       |
| write_data[31:0]      | efefefef | 00000000  | ffff0000 | 0000ffff | 00000000 |       |       | 0f0      | f0f0f   |   |       |       |
|                       | 03       |           | 00       |          |          |       |       | 03       |         |   |       |       |
| read_sel_2(4:0)       | 04       |           | 00       |          |          |       |       | 04       |         |   |       |       |
| write_address[4:0]    | 03       | 00        | 03       | 04       | 00       |       |       |          | 93      |   |       |       |
| lᡖ RegWrite           | 1        |           |          |          |          |       |       |          |         |   |       |       |
| 1⅓ clk                | θ        |           |          |          |          |       |       |          |         |   |       |       |
|                       |          |           |          |          |          |       |       |          |         |   |       |       |
|                       |          |           |          |          |          |       |       |          |         |   |       |       |

Anubhav Gupta Abhishek Gaur U80332699 U42265597

#### 3. ALU:-

ALU block is used for different operations. It has 32-bit R2, R3 and 3-bit ALUop as inputs and 32-bit R1 as output. It performs different operations like addition, subtraction, SLT, etc.

Following is the timing diagram for ALU:

|                     |          |               |          | 20.000 ns |          |          |          |       |          |       |
|---------------------|----------|---------------|----------|-----------|----------|----------|----------|-------|----------|-------|
| Name                | Value    | 0 ns          | 10 ns    | 20 ns     | 30 ns    | 40 ns    | 50 ns    | 60 ns | 70 ns    | 80 ns |
| ▶ <b>™</b> r1[31:0] | 0000000  | 00000000      | fffffff  | 00000000  | ffffffff | 0001ffff | fffffff  |       | 00000000 |       |
| ▶ S alu_op[2:0]     | 1        |               | •        | 1         | 2        | 3        | 4        | 5     | 6        |       |
| ▶ 👹 r2[31:0]        | ffffffff | 00000000 ffff |          | ffff      | ooobffff |          | ffoorfoo |       | 0000     | ffff  |
| ▶ 👹 r3[31:0]        | 0000000  |               | 00000000 |           | ffffc    | 000      | 00ff     | 00ff  | 00000    | 000   |
|                     |          |               |          |           |          |          |          |       | B        |       |
|                     |          |               |          |           |          |          |          |       |          |       |
|                     |          |               |          |           |          |          |          |       |          |       |

#### 4. MUX:-

It is used for selection of data on which ALU will perform operation. It has 32-bit R2, 16-bit Imm and Datasrc as inputs. As Imm is 16-bit it also converts 16-bit Imm to 32-bit Imm. Thus as per Datascr it selects which input should be given to ALU.

Following is the timing diagram for MUX:



#### **Testing of Register File:**

Step 1: We gave writedata and writeselect as inputs. No values where given to readdata. We made regwrite as 1. Thus register file stores data which is there in writedata on positive edge of clock.

```
write_data = 32'hffff0000;
read_sel_1 = 0;
read_sel_2 = 0;
write_address = 5'b00011;
RegWrite = 1;
```

Anubhav Gupta Abhishek Gaur U80332699 U42265597

Step 2: We gave writedata and writeselect as inputs but this time the write address was different than the previous one.. No values where given to readdata. We made regwrite as 1. Thus register file stores data which is there in writedata on positive edge of clock.

```
write_data = 32'h0000ffff;
read_sel_1 = 0;
read_sel_2 = 0;
write_address = 5'b00100;
RegWrite = 1;
```

Step 3: In this step we tried to read data from both the locations where we stored the data in previous steps. We gave inputs to read\_sel\_1 and read\_sel\_2 as the addresses of the locations. Thus we got output for both the locations.

```
write_data = 0;
read_sel_1 = 5'b00011;
read_sel_2 = 5'b00100;
write_address = 0;
RegWrite = 0;
```

Step 4: In this step we tried to write data and read data simultaneously. The address at which we trying to write data is the same as the previous location. Thus when we read data from the same location simultaneously we get the updated value not the previous value which was there in the location.

```
write_data = 32'h0f0f0f0f0f;
read_sel_1 = 5'b00011;
read_sel_2 = 5'b00100;
write_address = 5'b00011;
RegWrite = 1;
```

# Description of control logic for datapath:-

In the stage 1 the instruction is fetched and after one clock cycle it was passed to stage 2. After stage 2 of pipeline we extracted the 30<sup>th</sup> bit of instruction to determine whether the instruction is R type of I type. We used unsigned extension to convert Immediate value to 32-bits. In the same stage we extracted the bits 29<sup>th</sup> to 27<sup>th</sup> to determine the type of operation to be performed by the ALU. The output of the ALU and the whole instruction was passed through stage 3. The instruction passed was used to extract the address of the destination register whereas the ALU output served as the data to be written to the destination register. This output was written to the register file by enabling the write\_enable bit.

One instruction took 3 clock cycles to generate the output but the incoming instructions didn't need to wait for all the 3 cycles because of the 3 stage pipeline. Hence each new instruction could be fetched at positive edge of clock cycle.

# **Block Diagram**

